284354749 发表于 2015-5-26 10:27:40

ftp://ftp.xilinx.com/pub/applications/refdes/

  ftp://ftp.xilinx.com/pub/applications/refdes/
  
  ftp://ftp.xilinx.com/pub/applications/xapp/00_index.htm
  Contents of /pub/applications/xapp

Application design files for XAPP Application Notes
See http://www.xilinx.com/apps/xapp.htm for more information.
=============================================================================
Filename                Size             File Description
=============================================================================
cas_latency2.zip
                           3 KbUploaded: 04-04-2005
      Contains Verilog file to update MIG design
      default CAS latency of 3 to a CAS latency of 2.5
For Win 2000, Win XP
i2c_customer_pack.zip
                         503 KbUploaded: 01-04-2000
      ZIP file containing VHDL source files, VHDL test
      benches, and CoolRunner CPLD compilation and
      fitter files for the I2C Controller Design
For All Platforms
install_xspi.zip
                         446 KbUploaded: 10-24-2005
      This zip file contains an executable and
      documentation to program a Spartan-3E FPGA using
      SPI Flash Memories
For Win 2000, Win XP
io_lvds.tar.gz
                        35 KbUploaded: 02-23-2000
      HDL files supporting the use of registers for
      LVDS and LVPECL I/O. Includes Verilog, VHDL and
      Edif versions, as well as Synopsys and Synplify
      formats.
Solution #: XAPP133
For All Unix
io_lvds.zip
                         130 KbUploaded: 02-23-2000
      HDL files supporting the use of registers for
      LVDS and LVPECL I/O. Includes Verilog, VHDL and
      Edif versions, as well as Synopsys and Synplify
      formats.
Solution #: XAPP133
For All Windows
lin_controller.zip
                         127 KbUploaded: 07-16-2004
      LIN Controller Design Files (VHDL). These design
      files are for use with XAPP432, Implementing a
      LIN Controller on a CoolRunner-II CPLD.
For All Windows
SW Release: F6.1i
Category: Documentation, App Note
lin_io_module.zip
                        10 KbUploaded: 07-16-2004
      LIN Controller Design Files (VHDL). These design
      files are for use with XAPP432, Implementing a
      LIN Controller on a CoolRunner-II CPLD.
For All Windows
SW Release: F6.1i
Category: Documentation, App Note
svfgen.zip
                        77 KbUploaded: 12-08-2004
      This perl script should be used to generate the
      readback SVF file for Spartan-3, Virtex-2, or
      Virtex-2Pro parts in the JTAG chain. While
      performing readback, it'll place the other
      devices in the chain in Bypass.
For Win 2000, Win XP
Category: Utility, PERL Script
xap4001v.zip             149KB 60 MHz Counters, 8 to 24 bits long
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4002v.zip             273KBLoadable Up/Down Counters, 8 to 24 bits long
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4003v.zip             196KBSynchronous Presettable Up and Down Counters,
                              8, 12, and 16 bits long
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4004v.zip             350KBLoadable Binary Counters, 16, 32 bits long
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4005v.zip             101KBRegister-Based FIFO for XC3000
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4006v.zip            84KBRAM-Based FIFO for XC4000
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4007v.zip            29KBBoundary Scan Emulator for XC3000
                              Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4009v.zip            40KBFrequency Synthesizer, FSK Modulator
                              V.1.10, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xap4021v.zip             114KB150 MHz Dual-Prescaler Presettable Counters
                              for XC3000.
                              V.1.00, Implemented in Viewdraw-LCA
                              Pre-Unified Libraries
xapp001o.zip             100KB60 MHz Counters, 8 to 24 bits long
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp002o.zip             187KBLoadable Up/Down Counters, 8 to 24 bits long
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp002v.zip             197KBLoadable Up/Down Counters, 8 to 24 bits long
                              V.2.0.1, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp003o.zip             311KBSynchronous Presettable Up and Down Counters,
                              8, 12, and 16 bits long
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp003v.zip             375KBSynchronous Presettable Up and Down Counters,
                              8, 12, and 16 bits long
                              V.2.0.1, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp004o.zip             225KBLoadable Binary Counters, 16, 32 bits long
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp004v.zip             282KBLoadable Binary Counters, 16, 32 bits long
                              V.2.0.1, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp005o.zip            68KBRegister-Based FIFO for XC3000
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp005v.zip            87KBRegister-Based FIFO for XC3000
                              V.2.0.1, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp006v.zip            84KBRAM-Based FIFO for XC4000
                              V.1.10, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp007o.zip             26 KbBoundary Scan Emulator for XC3000 v2.03,
                              Implemented in OrCAD 386+ V1.10 Unified
                              Libraries
Uploaded: 09-17-96
xapp007v.zip             33 KbBoundary Scan Emulator for XC3000 v2.03,
                              Implemented in Viewdraw-LCA Unified Libraries
Uploaded: 09-17-96
xapp009o.zip            26KBFrequency Synthesizer, FSK Modulator
                              V.2.0.1, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp009v.zip            31KBFrequency Synthesizer, FSK Modulator
                              V.2.0.1, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp014o.zip            70KBUltra-Fast Synchronous Counters v1.02,
                              Implemented in OrCAD 386+ V1.10 Unified
                              Libraries
Uploaded: 09-17-96
xapp014v.zip            61KBUltra-Fast Synchronous Counters
                              V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp021o.zip            90KB150 MHz Dual-Prescaler Presettable Counters
                              for XC3000.V.2.01, Implemented in OrCAD
                              386+ V1.10.Unified Libraries
xapp021v.zip             107KB150 MHz Dual-Prescaler Presettable Counters
                              for XC3000.
                              V.2.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp022o.zip            12KBAdders, Subtractors, and Accumulators in
                              XC3000.V.1.01, Implemented in OrCAD 386+
                              V1.10.Unified Libraries
xapp022v.zip            17KBAdders, Subtractors, and Accumulators in
                              XC3000.V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp023o.zip            64KBAccelerating Loadable Counters in XC4000
                              V.1.01, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp023v.zip            78KBAccelerating Loadable Counters in XC4000
                              V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp026o.zip            23KBMultiplexers and Barrel Shifters in XC3000.
                              V.1.01, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp026v.zip            32KBMultiplexers and Barrel Shifters in XC3000.
                              V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp028o.zip               5KBFrequency/Phase Comparator for Phase-Locked
                              Loops.V.1.01, Implemented in OrCAD 386+ V1.
                              Unified Libraries
xapp028v.zip               6KBFrequency/Phase Comparator for Phase-Locked
                              Loops.V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp029o.zip               6KBSerial Code Conversion Between BCD and Binary
                              V.1.01, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp029v.zip               8KBSerial Code Conversion Between BCD and Binary
                              V.1.01, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp036a.zip               6KBDRAM Controller for XC7200
                              ABEL and .pld Behavioral design files
                              for a 4-port memory controller. Fits
                              in an XC7236.
xapp044o.zip            39KBHigh-Performance RAM based FIFO
                              V.1.00, Implemented in Orcad 386+ V1.10
xapp048o.zip            39KBXilinx Guided Tour for XACT 5.0
                              V.1.00, Implemented in OrCAD 386+ V1.10
                              Unified Libraries
xapp048v.zip            37KBXilinx Guided Tour for XACT 5.0
                              V.1.00, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp049a.zip            18KBPentium/Synchronous DRAM Controller
                              Behavioral Design Example for EPLDs
                              ABEL files, V.1.00
xapp050o.zip             417KBCrossbar Switch in XC4000
                              V.1.00, Implemented in Orcad 386+ V1.10
xapp050v.zip             362KBCrossbar Switch in XC4000
                              V.1.00, Implemented in Viewdraw-LCA
                              Unified Libraries
xapp058.zip
                        1150 KbUploaded: 02-14-2005
      XAPP058 v5.01 reference files for the embedded
      programming application. This package includes
      the SVF to XSVF translator and the XSVF player C
      source code.
For All Platforms
SW Release: All
Category: Utility, Other
xapp079.zip
                           8 KbUploaded: 05-07-2003
      This is the latest file for XAPP079 "Configuring
      Xilinx FPGAs using an XC9500 CPLD and Parallel
      PROM"
For All Platforms
SW Release: F5.1i
xapp131.zip
                        25 KbUploaded: 09-05-2002
      This is the latest file for the reference design
      for XAPP131. Only changes in fifoctlr_cc.v and
      tb_x131v_cc.v
For All Platforms
xapp132.zip
                           8 KbUploaded: 09-05-2003
      This is the latest design file for XAPP132
      "Using the Virtex Delay Locked Loop"
For All Platforms
SW Release: F5.1i
xapp134_verilog.tar.Z
                         830 KbUploaded: 10-16-2002
      This is the reference design for XAPP134:Virtex
      Synthesizable High Performance SDRAM Controller
      it is the Verilog file for UNIX users
For All Unix
xapp134_verilog.zip
                         405 KbUploaded: 10-09-2002
      This is the latest reference design file for
      XAPP134. It is the verilog code for the app
      note, please refer to the VHDL code if
      necessary.
For All Platforms
xapp134_vhdl.tar.Z
                        4161 KbUploaded: 10-16-2002
      This is the reference design for XAPP134:Virtex
      Synthesizable High Performance SDRAM Controller
      it is the VHDL file for UNIX users
For All Unix
xapp134_vhdl.zip
                        2567 KbUploaded: 10-09-2002
      This is the latest reference design file for
      XAPP134. It is the VHDL code for the app note,
      please refer to the verilog code if necessary.
For All Platforms
xapp136.tar.gz
                           6 KbUploaded: 04-30-2002
      This file contains both the pipelined and
      flowthrough files for the ZBT SRAM reference
      design for XAPP136.
For All Unix
xapp136.zip
                        13 KbUploaded: 04-30-2002
      This file contains both the pipelined and
      flowthrough files for the ZBT SRAM reference
      design for XAPP136.
For All Platforms
xapp136_vhdl.tar.gz
                           6 KbUploaded: 08-31-1999
      XAPP136 VHDL Design files for pipelined and
      flowthrough ZBTSRAM controller.
For All Platforms
Category: Documentation, App Note
Dependencies: NONE
xapp136_vhdl.zip
                           9 KbUploaded: 08-31-1999
      XAPP136 VHDL Design files for pipelined and
      flowthrough ZBTSRAM controller.
For All Platforms
Category: Documentation, App Note
Dependencies: NONE
xapp137.zip
                         176 KbUploaded: 01-03-2000
      This archive contains the following PromMAP
      design source files for xapp137. These files are
      meant to be used seperately from each other and
      require no other dependency files. prom_map.v --
      Verilog file. prom_map.vhd -- VHDL file.
      Prommap.zip -- Foundation Schematic Project
      Archive
For All Windows
Dependencies: none
xapp153.zip
                           8 KbUploaded: 06-04-1999
      16-bit Status and Control Semaphore register
      using Virtex Partial Reconfiguration (XAPP153),
      implemented in PERL, Verilog and VHDL.
For All Platforms
SW Release: A1.5i/F1.5i
Category: Documentation, App Note
xapp154.tar.Z
                           3 KbUploaded: 05-04-2000
      This is the reference design for XAPP154 in a
      UNIX format. This is the Verilog version.
For All Unix
xapp154.zip
                           2 KbUploaded: 05-04-2000
      This is the reference design for XAPP154 in a PC
      format. This is the Verilog version.
For All Windows
xapp155.tar.Z
                           5 KbUploaded: 05-04-2000
      This is the reference design for XAPP155 in a
      UNIX format. This is the Verilog version.
For All Unix
xapp155.zip
                           4 KbUploaded: 05-04-2000
      This is the reference design for XAPP155 in a PC
      format. This is the Verilog version.
For All Windows
xapp164.tar.Z
                        69 KbUploaded: 08-11-1999
      Tcl scripts for Using Xilinx and Synplify for
      Incremental Designing (ECO)
For All Platforms
SW Release: A2.1i
Category: Documentation, App Note
xapp164.zip
                        46 KbUploaded: 08-11-1999
      Tcl scripts for Using Xilinx and Synplify for
      Incremental Designing (ECO)
For All Platforms
SW Release: A2.1i
Category: Documentation, App Note
xapp165.tar.Z
                           9 KbUploaded: 08-27-1999
      Tcl scripts for using Xilinx and Exemplar for
      Incremental Design (ECO)
For All Unix
SW Release: A2.1i
Category: Documentation, App Note
xapp165.zip
                           6 KbUploaded: 08-27-1999
      Tcl scripts for using Xilinx and Exemplar for
      Incremental Design (ECO)
For All Windows
SW Release: A2.1i
Category: Documentation, App Note
xapp166.tar.Z
                           2 KbUploaded: 02-22-2000
      This is the perl script pad_stamp.pl to go along
      with XAPP166, which must be donwloaded
      seperately.
For All Platforms
SW Release: A2.1i/F2.1i
Category: Documentation, App Note
xapp166.zip
                           2 KbUploaded: 02-22-2000
      This is the perl script pad_stamp.pl to go along
      with XAPP166, which must be donwloaded
      seperately.
For All Platforms
SW Release: A2.1i/F2.1i
Category: Documentation, App Note
xapp175.tar.Z
                        19 KbUploaded: 12-13-1999
      High Speed FIFOs In Spartan-II FPGAs (XAPP175),
      implemented in VHDL and Verilog
For All Unix
SW Release: A2.1i/F2.1i
Category: Documentation, App Note
xapp175.zip
                        13 KbUploaded: 12-13-1999
      High Speed FIFOs In Spartan-II FPGAs (XAPP175),
      implemented in VHDL and Verilog
For All Platforms
SW Release: A2.1i/F2.1i
Category: Documentation, App Note
xapp192.zip
                        51 KbUploaded: 12-15-2000
      This is the reference design for XAPP192
      "Interfacing a Virtex-E device to a MIPs
      Processor"
For All Platforms
xapp196.zip
                        61 KbUploaded: 12-15-2000
      This is the second version in a day of XAPP196's
      reference design. Interfacing a Virtex-E device
      to a pentium processor.
For All Platforms
xapp198.zip
                        42 KbUploaded: 05-03-2001
      This is the reference design for the
      Synthesizable FPGA Interface for Retrieving ROM
      Number from 1-Wire Devices.
For All Platforms
xapp199.tar.gz
                           9 KbUploaded: 08-07-2001
      Design files for XAPP 199 - Writing efficient
      testbenches. Vhdl and Verilog
For All Platforms
SW Release: All
xapp199.zip
                        15 KbUploaded: 08-07-2001
      Design files for XAPP 199 - Writing efficient
      testbenches. Vhdl and Verilog
For All Platforms
SW Release: All
xapp200.tar.gz
                        1596 KbUploaded: 09-07-2000
      This is the 64 bit file for application note
      XAPP200 "DDR SDRAM for Virtex Devices"
For All Unix
xapp200.zip
                        1689 KbUploaded: 09-07-2000
      This is the 64 bit file for application note
      XAPP200 "DDR SDRAM for Virtex Devices"
For All Windows
xapp200_16.tar.gz
                         947 KbUploaded: 09-07-2000
      This is the 16 bit file for application note
      XAPP200 "DDR SDRAM for Virtex Devices"
For All Unix
xapp200_16.zip
                         983 KbUploaded: 09-07-2000
      This is the 16 bit file for application note
      XAPP200 "DDR SDRAM for Virtex Devices"
For All Windows
xapp202.zip
                        20 KbUploaded: 01-13-2001
      This is the new reference design for XAPP202
      Designing Flexible, Fast CAMs with Virtex slices
For All Platforms
xapp203.tar.Z
                        62 KbUploaded: 12-11-1999
      This is the UNIX version of both the VHDL &
      Verilog Reference Designs for XAPP203
For All Unix
xapp203.zip
                        60 KbUploaded: 12-11-1999
      This is the PC version of both the VHDL &
      Verilog Reference Designs for XAPP203
For All Windows
xapp204.tar.Z
                        58 KbUploaded: 08-11-2000
      This is the latest file for XAPP204 "CAM in
      Block RAM". This replaces files from 9/99.
For All Unix
xapp204.zip
                        54 KbUploaded: 08-11-2000
      This is the latest file for XAPP204 "CAM in
      Block RAM". This replaces files from 9/99.
For All Windows
xapp205.zip
                        48 KbUploaded: 08-13-2002
      This is the latest reference design file for
      XAPP205: Data-Width Conversion FIFOs using
      Virtex Block SelectRAM Memory
For All Platforms
xapp208.tar.gz
                           7 KbUploaded: 08-31-1999
      The reference design for XAPP208 is in this
      file. XAPP208 is the IDCT implementation in
      Virtex Devices for MPEG Video Applications.
For All Unix
xapp208.zip
                           9 KbUploaded: 08-31-1999
      The reference design for XAPP208 is in this
      file. XAPP208 is the IDCT implementation in
      Virtex Devices for MPEG Video Applications.
For All Windows
xapp209.tar.gz
                           6 KbUploaded: 07-22-2002
      The latest .tar.gz files for XAPP209 "IEEE 802.3
      Cyclic Redundancy Check"
For All Unix
xapp209.zip
                        11 KbUploaded: 07-22-2002
      The latest .zip files for XAPP209 "IEEE 802.3
      Cyclic Redundancy Check"
For All Platforms
xapp211.tar.gz
                        65 KbUploaded: 03-21-2000
      This is the reference design file for the PN
      Generator application note XAPP211. It includes
      VHDL and Verilog code.
For All Unix
xapp211.zip
                        69 KbUploaded: 03-21-2000
      This is the reference design file for the PN
      Generator application note XAPP211. It includes
      VHDL and Verilog code.
For All Windows
xapp212.tar.gz
                           2 KbUploaded: 05-08-2000
      This is the Matched Filter implementation files
      for XAPP212. This is VHDL code
For All Unix
xapp212.zip
                           3 KbUploaded: 05-08-2000
      This is the VHDL implementation code for XAPP212
      Matched Filters. See application note for
      further details
For All Windows
xapp214_vhdl.tar.Z
                        18 KbUploaded: 07-26-2000
      This is the vhdl reference design files for
      XAPP214 "Quad Data Rate (QDR) SRAM Interface
For All Unix
xapp214_vhdl.zip
                        11 KbUploaded: 07-26-2000
      This is the vhdl reference design files for
      XAPP214 "Quad Data Rate (QDR) SRAM Interface
For All Windows
xapp215.tar.gz
                           5 KbUploaded: 08-03-2000
      This is the newest file for XAPP215 "Design Tips
      for HDL Implementation of Arithmetic Functions"
For All Unix
xapp215.zip
                           9 KbUploaded: 08-03-2000
      This is the newest file for XAPP215 "Design Tips
      for HDL Implementation of Arithmetic Functions"
For All Windows
xapp217.tar.gz
                           3 KbUploaded: 01-09-2001
      This is an updated version of the Gold Code
      Generator reference design for XAPP217
For All Unix
xapp217.zip
                           4 KbUploaded: 01-09-2001
      This is an updated version of the Gold Code
      Generator reference design for XAPP217
For All Windows
xapp219.tar.gz
                        49 KbUploaded: 02-13-2001
      This file has Matlab additions for XAPP219 "
      Transposed Form FIR Filters"
For All Unix
xapp219.zip
                        50 KbUploaded: 02-13-2001
      This file has Matlab additions for XAPP219 "
      Transposed Form FIR Filters"
For All Windows
xapp220.tar.gz
                           4 KbUploaded: 01-12-2001
      This is the tar.gz file for xapp220 "Linear
      Feedback Shift Registers for Wireless
      Applications"
For All Unix
xapp220.zip
                           6 KbUploaded: 12-12-2000
      This is the reference design file for XAPP220
      "LFSRs as funtional blocks in Wireless
      applications".
For All Platforms
xapp222.zip
                        15 KbUploaded: 09-27-2000
      This is the reference design for XAPP222.
      Designing Convolutional Interleavers with Virtex
      Devices
For All Windows
xapp224.zip
                        64 KbUploaded: 05-19-2003
      This is version 22 of the reference design file
      for XAPP224"Data Recovery"
For All Platforms
SW Release: F5.1i
xapp225.zip
                        44 KbUploaded: 04-24-2002
      This is the latest version to go with XAPP225
      v1.1 of the application note "Data to Clock
      Phase Alignment"
For All Platforms
xapp228.zip
                        34 KbUploaded: 06-09-2003
      This is the latest ftp site file for XAPP228
      "Quad-Port Memories in Virtex Devices"
For All Platforms
SW Release: F5.1i
xapp233.zip
                         316 KbUploaded: 12-20-2000
      This is the reference design file for XAPP233
      and includes XAPP238's information.
For All Platforms
xapp242.tar.gz
                        22 KbUploaded: 08-01-2001
      This is the latest vhdl and verilog files for
      XAPP242 "LARA CAM interface"
For All Unix
xapp242.zip
                        28 KbUploaded: 08-01-2001
      This is the latest vhdl and verilog files for
      XAPP242 "LARA CAM interface"
For All Platforms
xapp246.zip
                         286 KbUploaded: 12-15-2000
      This is the reference design for XAPP246
      "PowerPC 60X Bus Interface to a Virtex-E Device"
For All Platforms
xapp248.zip
                         228 KbUploaded: 01-07-2002
      This is the reference design file for XAPP248
      "digital video test pattern generators"
For All Platforms
xapp250.zip
                        14 KbUploaded: 10-11-2003
      This is the zip file of the verilog version of
      XAPP250 "Clock and Data Recovery With Coded Data
      Streams" version 1.3.
For All Platforms
SW Release: F6.1i
xapp253.zip
                        55 KbUploaded: 04-25-2003
      This is the reference design file for XAPP253
      "Synthesizable 400 Mb/s DDR SDRAM Controller".
For All Platforms
SW Release: F5.1i
xapp254.zip
                        32 KbUploaded: 01-13-2001
      This is the reference design file for XAPP254
      "The Virtex-II SiberBridge"
For All Platforms
xapp256.zip
                           7 KbUploaded: 06-07-2001
      This is the reference design file for xapp256
      "Sync FIFO in a Shift Register"
For All Platforms
xapp258.zip
                        25 KbUploaded: 09-05-2002
      This is the latest file for the reference design
      for XAPP258. Only changes in fifoctlr_cc_v2.v
      and tb_x258v_cc.v.
For All Platforms
xapp260.zip
                        56 KbUploaded: 11-30-2001
      This is the reference design for XAPP260 Virtex-
      II block RAMs for high performance read/write
      CAMs
For All Platforms
xapp261.zip
                        49 KbUploaded: 12-12-2002
      This is the latest file with updated VHDL for
      XAPP261"Data-width Conversion FIFOs using the
      Virtex-II Block RAM Memory".
For All Platforms
xapp262.zip
                        60 KbUploaded: 09-03-2003
      This is the latest design file for XAPP262
      "Synthesizable QDR SRAM Interface"
For All Platforms
SW Release: F5.1i
xapp264.zip
                         188 KbUploaded: 04-09-2003
      This is the reference design file for XAPP264
      "Building OPB Slave Peripherals using System
      Generator for DSP"
For All Platforms
xapp265.zip
                         356 KbUploaded: 05-02-2003
      This is version 1.5 of the XAPP265 reference
      design "High-Speed Data Serialization and
      Deserialization (840 Mb/s LVDS)"
For All Platforms
SW Release: F5.1i
xapp266.zip
                        49 KbUploaded: 02-26-2002
      This is the reference design file for XAPP266
      "Synthesizable FCRAM Controller" v1.0
For All Platforms
xapp267.zip
                        12 KbUploaded: 07-18-2002
      This is the latest file for XAPP267 "Parity
      Generation and Validation in Virtex-II Devices"
For All Platforms
xapp268.zip
                        40 KbUploaded: 05-22-2003
      This is the latest reference design file for
      XAPP268 "Active Phase Alignment"
For All Platforms
SW Release: F5.1i
xapp270.zip
                        32 KbUploaded: 08-03-2001
      This is the reference design files for XAPP270
      "High-Speed DES and Triple DES
      Encryptor/Decryptor".
For All Platforms
xapp283.zip
                         107 KbUploaded: 07-23-2002
      This is the reference design file for XAPP283
      "Color space converter".
For All Platforms
xapp284.zip
                        60 KbUploaded: 07-23-2002
      This is the reference design files for XAPP 284
      "3x3 Matrix Multiplier for 3D Graphics and
      Video" v1.0
For All Platforms
xapp288.zip
                        67 KbUploaded: 10-25-2001
      This is the reference design file for XAPP288 "
      SDI Video Decoder" it includes both VHDL and
      Verilog versions
For All Platforms
xapp289.zip
                        32 KbUploaded: 04-01-2002
      this is a new file for the CSIX application note
      XAPP289. It has be updated to include Virtex-II
      Pro simulations.
For All Platforms
xapp291.zip
                        27 KbUploaded: 12-10-2002
      Latest file for XAPP291 "Self-addressing FIFO"
      very minor changes, and tidied up a bit.
For All Platforms
xapp298.zip
                        75 KbUploaded: 11-02-2001
      This is the reference design file for XAPP298
      "Serial Digital Interface (SDI) Video Encoder"
      in both VHDL and Verilog
For All Platforms
xapp299.zip
                         201 KbUploaded: 05-16-2002
      This is the reference design for XAPP299 "SDI:
      Ancillary Data and EDH Processors"
For All Platforms
xapp409.tar.gz
                         139 KbUploaded: 09-20-2001
      Design file for XAPP 409 - Simulating a 3.1i
      Core Generator VHDL Design.
For All Unix
SW Release: A3.1i/F3.1i
Category: Documentation, App Note
xapp409.zip
                         160 KbUploaded: 09-20-2001
      Design Files for XAPP409 - Simulating a 3.1i
      Core Generator VHDL Design
For All Windows
SW Release: A3.1i/F3.1i
Category: Documentation, App Note
xapp410.tar.gz
                         104 KbUploaded: 09-20-2001
      Design files for XAPP410 - Simulating a 3.1i
      Core Generator Verilog Design
For All Unix
SW Release: A3.1i/F3.1i
Category: Documentation, App Note
xapp410.zip
                         109 KbUploaded: 09-20-2001
      Design Files for XAPP410 - Simulating a 3.1i
      Core Generator Verilog Design
For All Windows
SW Release: A3.1i/F3.1i
Category: Documentation, App Note
xapp411.tar.gz
                           3 KbUploaded: 10-31-2001
      PrimeTime and TCL scripts to be used in
      conjunction with Xilinx application note #411
For All Unix
SW Release: F4.1i
Category: Documentation, App Note
xapp416.zip
                         176 KbUploaded: 08-06-2002
      Example project directory for XAPP416 which
      descibes how to use the RPM Grid feature to
      create an RPM macro to control BLKRAM to FF
      timing paths.
For All Platforms
xapp463_verilog.zip
                        28 KbUploaded: 04-16-2003
      Verilog code examples for XAPP463, Using
      SelectRAM Block Memory in Spartan-3 FPGAs
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp463_vhdl.zip
                        32 KbUploaded: 04-16-2003
      VHDL code examples for XAPP463, Using SelectRAM
      Block Memory in Spartan-3 FPGAs
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp464_verilog.zip
                           7 KbUploaded: 07-08-2003
      Verilog code examples for XAPP464, Using Look-Up
      Tables as Distributed RAM in Spartan-3 FPGAs
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp464_vhdl.zip
                           7 KbUploaded: 07-08-2003
      VHDL code examples for XAPP464, Using Look-Up
      Tables as Distributed RAM in Spartan-3 FPGAs
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp465_verilog.zip
                           5 KbUploaded: 04-16-2003
      Verilog code examples for XAPP465, Using Look-Up
      Tables as Shift Registers (SRL16) in Spartan-3
      Devices
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp465_vhdl.zip
                           7 KbUploaded: 04-16-2003
      VHDL code examples for XAPP465, Using Look-Up
      Tables as Shift Registers (SRL16) in Spartan-3
      Devices
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp466_verilog.zip
                           5 KbUploaded: 04-16-2003
      Verilog code examples for XAPP466, Using
      Dedicated Multiplexers in Spartan-3 Devices
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp466_vhdl.zip
                           6 KbUploaded: 04-10-2003
      VHDL code examples for XAPP466, Using Dedicated
      Multiplexers in Spartan-3 Devices
For All Platforms
Category: Documentation, App Note
xapp467_verilog.zip
                        11 KbUploaded: 04-16-2003
      Verilog code examples for XAPP467, Using
      Embedded Multipliers in Spartan-3 Devices
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp467_vhdl.zip
                        13 KbUploaded: 04-16-2003
      VHDL code examples for XAPP467, Using Embedded
      Multipliers in Spartan-3 Devices
For All Platforms
SW Release: All
Category: Documentation, App Note
xapp502.zip
                        14 KbUploaded: 01-08-2002
      The reference design for "Using a Microprocessor
      to Configure Xilinx FPGAs via Slave Serial or
      SelectMap Mode"
For All Platforms
xapp512__verilog.zip
                         718 KbUploaded: 04-14-2005
      Verilog design files to accompany XAPP512. These
      files implement a keypad scanner on a Xilinx
      CPLD
For All Windows
xapp525.zip
                         306 KbUploaded: 06-23-2003
      This is the reference design for xapp525, SPI-
      4.2 to Quad SPI-3 Bridge, v1.0.
For All Platforms
xapp561.zip
                         114 KbUploaded: 08-18-2003
      This is the reference design file for XAPP561
      "RocketPHY Configuration Utility" version 1.0.
For All Platforms
xapp606.zip
                         123 KbUploaded: 12-20-2001
      This file is a revised version of the reference
      design for XAPP606 "XGMII"
For All Platforms
xapp607.zip
                        30 KbUploaded: 05-29-2002
      This is the most recent file for XAPP607
      "Virtex-II Connection to a High Speed Serial
      Device (TLK2501)"
For All Platforms
xapp608.pdf
                         170 KbUploaded: 11-02-2006
      Xilinx Application Note XAPP608 is not available
      on the external website as it is not recommended
      for use in new designs. This will only be
      available by contacting Technical Support.
Solution #: 24201
For All Platforms
Category: Documentation, App Note
xapp608.zip
                         183 KbUploaded: 11-02-2006
      Xilinx Application Note XAPP608 is not available
      on the external website as it is not recommended
      for use in new designs. This will only be
      available by contacting Technical Support.
Solution #: 24201
For All Platforms
Category: Documentation, App Note
xapp609.zip
                        2578 KbUploaded: 03-03-2003
      This is the latest reference design files VHDL
      and Verilog for XAPP609 "Local Clocking
      resources in Virtex-II Devices"
For All Platforms
xapp610.zip
                        65 KbUploaded: 09-09-2003
      This is the latest design file for XAPP610. It
      includes the DCT/IDCT files.
For All Platforms
SW Release: F5.1i
xapp611.zip
                        54 KbUploaded: 09-09-2003
      This is the latest design file for XAPP611. It
      includes the DCT/IDCT files.
For All Platforms
SW Release: F5.1i
xapp615.zip
                        31 KbUploaded: 04-23-2003
      This is the reference design file, VHDL and
      Verilog to go with XAPP615 "Quantization"
For All Platforms
SW Release: F5.1i
xapp616.zip
                        13 KbUploaded: 04-23-2003
      This is the reference design file, VHDL and
      Verilog to go with XAPP616 "Huffman Coding"
For All Platforms
SW Release: F5.1i
xapp621.zip
                        13 KbUploaded: 05-09-2003
      This is the reference design for XAPP621
      "Variable Length Coding" in both VHDL and
      Verilog
For All Platforms
SW Release: F5.1i
xapp622.zip
                         213 KbUploaded: 08-03-2003
      This is the latest .zip file for the application
      note XAPP622 "644-MHz SDR LVDS
      Transmitter/Receiver"
For All Platforms
SW Release: F5.1i
xapp623.zip
                           5 KbUploaded: 08-08-2002
      This is the Spice model file referenced in
      XAPP623 "Power Distribution System (PDS) Design:
      using bypass/decoupling capacitors
For All Platforms
xapp625.zip
                        91 KbUploaded: 03-12-2002
      This is the reference design file for XAPP625
      "SDI: Video Decoder Flywheel"
For All Platforms
xapp626.zip
                         169 KbUploaded: 05-13-2002
      This is the corrected reference design file for
      XAPP626 "Velio SerDes Interface"
For All Platforms
xapp634.zip
                        50 KbUploaded: 06-24-2002
      This reference design is for application note
      XAPP634 "Analog Devices TigerSHARC Link"
For All Platforms
xapp636.zip
                        14 KbUploaded: 07-03-2003
      This is the most recent reference design file
      for XAPP636 "Optimal pipelining of I/O ports of
      the Virtex-II Multiplier"
For All Platforms
SW Release: F5.1i
xapp637.zip
                         402 KbUploaded: 09-12-2002
      This is the reference design file for XAPP637
      "Color Space Converter RGB to YCBCR"
For All Platforms
xapp639.zip
                         247 KbUploaded: 01-13-2003
      XAPP639 is the reference design for the
      HyperTransport Lite Interface for Virtex-II
      FPGAs.
For All Platforms
xapp640.zip
                        9502 KbUploaded: 07-29-2002
      The Reference Design for XAPP640. This design
      must be used with the V2PDK. All of the
      supporting files are in the V2PDK.
For All Platforms
SW Release: F4.1i
Category: Documentation, App Note
xapp642.zip
                        39 KbUploaded: 10-21-2002
      This is the reference design file for XAPP642
      "Relocating code and data for embedded systems"
For All Platforms
xapp648.zip
                        4442 KbUploaded: 08-22-2003
      XAPP648 "Serial Backplane Interface to a Shared
      Memory" v1.0. Initial Xilinx release.
For All Platforms
xapp649.zip
                           6 KbUploaded: 05-14-2002
      This is the XAPP649 "SONET Rate Conversion in
      Virtex-II Pro Devices" version 1.1
For All Platforms
xapp651.zip
                        81 KbUploaded: 11-12-2002
      The lastest XAPP651 reference design file for
      SONET and OTU Scramblers/Descramblers
For All Platforms
xapp652.zip
                        46 KbUploaded: 10-15-2003
      This is the latest reference design file for
      XAPP652 "Word Alignment and SONET/SDH Deframing"
For All Platforms
SW Release: F6.1i
xapp657.zip
                         128 KbUploaded: 08-15-2002
      This is the reference design file for XAPP657
      "Virtex-II Pro RAID-5 Parity and Data
      Regeneration Controller" v1.0
For All Platforms
xapp661.zip
                        8404 KbUploaded: 06-23-2003
      This is the reference design file for XAPP661 as
      well as XAPP662 "In circuit partial
      reconfiguration of RocketIO attributes". XAPP661
      is titled "RocketIO BERT"
For All Platforms
SW Release: F5.1i
xapp663.zip
                         283 KbUploaded: 08-05-2003
      This file contains the reference design for
      XAPP663 " TCP/IP on Virtex-II Pro Devices using
      IWIP.
For All Platforms
SW Release: F5.1i
xapp669.zip
                         302 KbUploaded: 07-31-2003
      This is the reference design file for XAPP669
      "PPC405 PPE Reference System Using Virtex-II Pro
      RocketIO Transceivers" version 1.0.
For All Platforms
xapp670.zip
                           8 KbUploaded: 06-10-2003
      This is the reference design file for XAPP670,
      "Minimizing Receiver Elastic Buffer Delay in the
      Virtex-II Pro RocketIO Transceiver" version 1.0.
For All Platforms
xapp934_1.zip
                      420811 KbUploaded: 09-28-2006
      This is the first of three files for the
      Centos_OS. This is used with XAPP934. See
      instructions in XAPP934.
For Win XP
xapp934_2.zip
                      404195 KbUploaded: 09-28-2006
                              This is the second of three files for the
                              Centos_OS. This is used with XAPP934. See
                              instructions in XAPP934.
                              For Win XP
xapp934_3.zip
                      381360 KbUploaded: 09-28-2006
                              This is the third file used for Centos_OS. This
                              is used in conjunction with XAPP 934. The
                              instructions are in XAPP 934.
                              For Win XP
页: [1]
查看完整版本: ftp://ftp.xilinx.com/pub/applications/refdes/